Default welcome nexperia!
产品搜索
    购物车
    74AUP2G79GS,115
    74AUP2G79

    图像仅供参考

    请参阅产品规格

    • 商品编号:
      74AUP2G79GS,115
    • 简述:
      Low-power dual D-type flip-flop; positive-edge trigger
    • 描述:

      The 74AUP2G79 provides the dual positive-edge triggered D-type flip-flop. Information on the data input (nD) is transferred to the nQ output on the LOW-to-HIGH transition of the clock pulse (nCP). The nD input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.

      Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.

      This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.

      This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down.

    • 数据手册:
    库存5,000
    • 数量
    • 单价:
      ¥1.9399
    • 总价:
      ¥0.0000
    价格(包含13%的增值税)
    数量单价总价
    1¥1.9399¥1.9399
    100¥1.7400¥174.0000
    300¥1.7400¥522.0000

    特性

    • Wide supply voltage range from 0.8 V to 3.6 V

    • High noise immunity

    • Complies with JEDEC standards:

      • JESD8-12 (0.8 V to 1.3 V)

      • JESD8-11 (0.9 V to 1.65 V)

      • JESD8-7 (1.2 V to 1.95 V)

      • JESD8-5 (1.8 V to 2.7 V)

      • JESD8-B (2.7 V to 3.6 V)

    • Low static power consumption; ICC = 0.9 μA (maximum)

    • Latch-up performance exceeds 100 mA per JESD78 Class II

    • Inputs accept voltages up to 3.6 V

    • Low noise overshoot and undershoot < 10 % of VCC

    • IOFF circuitry provides partial Power-down mode operation

    • ESD protection:

      • HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V

      • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

    • Multiple package options

    • Specified from -40 °C to +85 °C and -40 °C to +125 °C

    暂无数据
    数据手册