Default welcome nexperia!
产品搜索
    购物车
    74LVC2G74GS,115
    74LVC2G74

    图像仅供参考

    请参阅产品规格

    • 商品编号:
      74LVC2G74GS,115
    • 简述:
      Single D-type flip-flop with set and reset; positive edge trigger
    • 描述:

      The 74LVC2G74 is a single positive edge triggered D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

      Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

      This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

    • 数据手册:
    库存0
    • 数量
    • 单价:
      ¥2.4860
    • 总价:
      ¥0.0000
    价格(包含13%的增值税)
    数量单价总价
    1¥2.4860¥2.4860
    100¥1.3899¥138.9900
    300¥1.3899¥416.9700

    特性

    • Wide supply voltage range from 1.65 V to 5.5 V

    • Overvoltage tolerant inputs to 5.5 V

    • High noise immunity

    • Complies with JEDEC standard:

      • JESD8-7 (1.65 V to 1.95 V)

      • JESD8-5 (2.3 V to 2.7 V)

      • JESD8-B/JESD36 (2.7 V to 3.6 V)

    • ±24 mA output drive (VCC = 3.0 V)

    • CMOS low power consumption

    • Latch-up performance exceeds 250 mA

    • Direct interface with TTL levels

    • IOFF circuitry provides partial Power-down mode operation

    • ESD protection:

      • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

      • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

    • Multiple package options

    • Specified from -40 °C to +85 °C and -40 °C to +125 °C

    暂无数据
    数据手册