Default welcome nexperia!
产品搜索
    购物车
    NPIC6C596PW-Q100,1
    NPIC6C596

    图像仅供参考

    请参阅产品规格

    • 商品编号:
      NPIC6C596PW-Q100,1
    • 简述:
      Q100 - Power logic 8-bit shift register; open-drain outputs
    • 描述:

      The NPIC6C596-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register and open-drain outputs. Both the shift and storage register have separate clocks. The device features a serial input (DS) and a serial output (Q7S) to enable cascading and an asynchronous reset MR input. A LOW on MR resets both the shift register and storage register. Data is shifted on the LOW-to-HIGH transitions of the SHCP input. The data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register. To provide additional hold time in cascaded applications, the serial output QS7 is clocked out on the falling edge of SHCP. Data in the storage register drives the gate of the output extended-drain NMOS (EDNMOS) transistor whenever the output enable input (OE) is LOW. A HIGH on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers.

      The open-drain outputs are 33 V/100 mA continuous current extended-drain NMOS transistors designed for use in systems that require moderate load power such as LEDs. Integrated voltage clamps in the outputs provide protection against inductive transients making the device suitable for power driver applications such as relays, solenoids and other low-current or medium-voltage loads.

      This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

    • 数据手册:
    库存0
    • 数量
    • 单价:
      ¥2.6241
    • 总价:
      ¥0.0000
    价格(包含13%的增值税)
    数量单价总价
    1¥2.6241¥2.6241
    100¥2.4222¥242.2200
    300¥2.3214¥696.4200

    特性

    • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

      • Specified from -40 °C to +125 °C

    • Low RDSon

    • Eight Power EDNMOS transistor outputs of 100 mA continuous current

    • 250 mA current limit capability

    • Output clamping voltage 33 V

    • 30 mJ avalanche energy capability

    • Enhanced cascading for multiple stages

    • All registers cleared with single input

    • Low power consumption

    • ESD protection:

      • HBM AEC-Q100-002 revision D exceeds 2500 V

      • CDM AEC-Q100-011 revision B exceeds 1000 V

    • DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints

    目标应用

    • LED sign

    • Graphic status panel

    • Fault status indicator

    暂无数据
    数据手册